Static CMOS logic Styles Tristate circuits: (nestoring logic) Toisrare Buffer: when ENABLE 21 output 42 input A BNABLE IO output y=2 Truth table EN/EN A 0/1 0/1 1/0 0 **exq** wary Thistate γή 1/0 Tolstone BULLET INVETITOT:-Thistore EN EN



2:1 MUX

Y = SDo + SD,



2:1 Mux cusing Ton using Traismore logic wring Multiplixon VOD T Do

cmos logic

Torstore 2:1 MUX

Clocked CMOS logic: -Q Q Clk UK 8 th UR

cmos positive level sensitive latch

Rande (Seudo nMOS:-\* Static Load build from & emos barrisour restror than from Cheither a high volve non depletion mode it 'story)

A is pseudo mos circuits Staric pmos load is always gro so the barrister is always on.

L'annister la complement a logic.

Logic circuit dorigin is that it occupies longer area on the chip because for a given n cispuls, the required number of transister is an in the design.

\* Also (Mos logic is slower because the applied sinput must drive born pull-up remork (CPMOS) and pull-down network (CPMOS).

# pmos hos lower mobility than electrons of nmos and must be sized larger to achieve comparable current

the one approach to reduce the no- estimates the most single transistors and area is to use single prios transistor with gate connected to ground so that prios is always on and act as Good. This is pseudo-nous logic.



ndu g pseude n mos Cogic Over cmos logic:

For a given n inputs, re number of transisters required is (n+1) compared to 20 vis cons logic # hers area on the cheip \* comparible with cmos \* hardwired Cogic compatible \* hardwired Cogic compatible

my Adv:

\* reduced voltage suring et the off \* has non zero static power dissipation if output is zero.

\* Rational Logic

Examples:

INV TALLYZA ATL cvs2 (cascock voltage switch to c) or DCVSL (Differential cascock voltage switch hogic)



f -> True Born

F -> Co lement

down

P gic

Eg: 2 1/p AND gare



DCVSL is an improved circuit design to eliminare the Static current problem in pseudo-nmos logic style.

\* DEVSL uses both the and complementary conput signals and computes both me and complementary surprit ergnals.

of It was a poir of nos pull down removes



functions of pull down n/w pair are a each other complement

